

# **LPC2364/65/66/67/68**

**Single-chip 16-bit/32-bit microcontrollers; up to 512 kB flash with ISP/IAP, Ethernet, USB 2.0, CAN, and 10-bit ADC/DAC**

**Rev. 04 – 17 April 2008** Product data sheet

### <span id="page-0-0"></span>**1. General description**

The LPC2364/65/66/67/68 microcontrollers are based on a 16-bit/32-bit ARM7TDMI-S CPU with real-time emulation that combines the microcontroller with up to 512 kB of embedded high-speed flash memory. A 128-bit wide memory interface and a unique accelerator architecture enable 32-bit code execution at the maximum clock rate. For critical performance in interrupt service routines and DSP algorithms, this increases performance up to 30 % over Thumb mode. For critical code size applications, the alternative 16-bit Thumb mode reduces code by more than 30 % with minimal performance penalty.

The LPC2364/65/66/67/68 are ideal for multi-purpose serial communication applications. They incorporate a 10/100 Ethernet Media Access Controller (MAC), USB full speed device with 4 kB of endpoint RAM (LPC2364/66/68 only), four UARTs, two CAN channels (LPC2364/66/68 only), an SPI interface, two Synchronous Serial Ports (SSP), three I2C interfaces, and an I2S interface. This blend of serial communications interfaces combined with an on-chip 4 MHz internal oscillator, SRAM of up to 32 kB, 16 kB SRAM for Ethernet, 8 kB SRAM for USB and general purpose use, together with 2 kB battery powered SRAM make these devices very well suited for communication gateways and protocol converters. Various 32-bit timers, an improved 10-bit ADC, 10-bit DAC, one PWM unit, a CAN control unit (LPC2364/66/68 only), and up to 70 fast GPIO lines with up to 12 edge or level sensitive external interrupt pins make these microcontrollers particularly suitable for industrial control and medical systems.

### <span id="page-0-1"></span>**2. Features**

- ARM7TDMI-S processor, running at up to 72 MHz.
- Up to 512 kB on-chip flash program memory with In-System Programming (ISP) and In-Application Programming (IAP) capabilities. Flash program memory is on the ARM local bus for high performance CPU access.
- 8 kB/32 kB of SRAM on the ARM local bus for high performance CPU access.
- 16 kB SRAM for Ethernet interface. Can also be used as general purpose SRAM.
- 8 kB SRAM for general purpose DMA use also accessible by the USB.
- Dual Advanced High-performance Bus (AHB) system that provides for simultaneous Ethernet DMA, USB DMA, and program execution from on-chip flash with no contention between those functions. A bus bridge allows the Ethernet DMA to access the other AHB subsystem.
- Advanced Vectored Interrupt Controller (VIC), supporting up to 32 vectored interrupts.
- General Purpose DMA controller (GPDMA) on AHB that can be used with the SSP serial interfaces, the I2S port, and the Secure Digital/MultiMediaCard (SD/MMC) card port, as well as for memory-to-memory transfers.



- Serial interfaces:
	- ◆ Ethernet MAC with associated DMA controller. These functions reside on an independent AHB.
	- ◆ USB 2.0 full-speed device with on-chip PHY and associated DMA controller (LPC2364/66/68 only).
	- ◆ Four UARTs with fractional baud rate generation, one with modem control I/O, one with IrDA support, all with FIFO.
	- ◆ CAN controller with two channels (LPC2364/66/68 only).
	- ◆ SPI controller.
	- ◆ Two SSP controllers, with FIFO and multi-protocol capabilities. One is an alternate for the SPI port, sharing its interrupt and pins. These can be used with the GPDMA controller.
	- ◆ Three I<sup>2</sup>C-bus interfaces (one with open-drain and two with standard port pins).
	- ◆ I<sup>2</sup>S (Inter-IC Sound) interface for digital audio input or output. It can be used with the GPDMA.
- Other peripherals:
	- ◆ SD/MMC memory card interface (LPC2367/68 only).
	- ◆ 70 general purpose I/O pins with configurable pull-up/down resistors.
	- ◆ 10-bit ADC with input multiplexing among 6 pins.
	- ◆ 10-bit DAC.
	- ◆ Four general purpose timers/counters with a total of 8 capture inputs and 10 compare outputs. Each timer block has an external count input.
	- ◆ One PWM/timer block with support for three-phase motor control. The PWM has two external count inputs.
	- ◆ Real-Time Clock (RTC) with separate power pin, clock source can be the RTC oscillator or the APB clock.
	- ◆ 2 kB SRAM powered from the RTC power pin, allowing data to be stored when the rest of the chip is powered off.
	- ◆ WatchDog Timer (WDT). The WDT can be clocked from the internal RC oscillator, the RTC oscillator, or the APB clock.
- Standard ARM test/debug interface for compatibility with existing tools.
- Emulation trace module supports real-time trace.
- Single 3.3 V power supply (3.0 V to 3.6 V).
- Three reduced power modes: idle, sleep, and power-down.
- Four external interrupt inputs configurable as edge/level sensitive. All pins on PORT0 and PORT2 can be used as edge sensitive interrupt sources.
- Processor wake-up from Power-down mode via any interrupt able to operate during Power-down mode (includes external interrupts, RTC interrupt, USB activity, Ethernet wake-up interrupt).
- Two independent power domains allow fine tuning of power consumption based on needed features.
- Each peripheral has its own clock divider for further power saving.
- Brownout detect with separate thresholds for interrupt and forced reset.
- On-chip power-on reset.
- On-chip crystal oscillator with an operating range of 1 MHz to 24 MHz.
- 4 MHz internal RC oscillator trimmed to 1 % accuracy that can optionally be used as the system clock. When used as the CPU clock, does not allow CAN and USB to run.

- On-chip PLL allows CPU operation up to the maximum CPU rate without the need for a high frequency crystal. May be run from the main oscillator, the internal RC oscillator, or the RTC oscillator.
- Boundary scan for simplified board testing is available in LPC2364FET100 and LPC2368FET100 (TFBGA package).
- Versatile pin function selections allow more possibilities for using on-chip peripheral functions.

## <span id="page-2-0"></span>**3. Applications**

- Industrial control
- Medical systems
- Protocol converter
- Communications

## <span id="page-2-1"></span>**4. Ordering information**

#### **Table 1. Ordering information**



## **4.1 Ordering options**

<span id="page-3-0"></span>**Table 2. Ordering options**



**Fast communication chip**

### <span id="page-4-1"></span>**5. Block diagram**

<span id="page-4-0"></span>

**Fast communication chip**

### <span id="page-5-2"></span><span id="page-5-1"></span>**6. Pinning information**

### **6.1 Pinning**



<span id="page-5-0"></span>



#### **Table 3. Pin allocation table**

**Fast communication chip**



#### **Table 3. Pin allocation table** …continued

### **Fast communication chip**



### **Table 3. Pin allocation table** …continued

## **6.2 Pin description**

#### <span id="page-7-0"></span>**Table 4. Pin description**



**Fast communication chip**



**Table 4. Pin description** continued

**Fast communication chip**



**Fast communication chip**



**Fast communication chip**

i<br>L



#### **Table 4. Pin description** …continued

O **TRACECLK —** Trace Clock.

**Fast communication chip**



**Fast communication chip**



#### **Table 4. Pin description** continued

LPC2364\_65\_66\_67\_68\_4 © NXP B.V. 2008. All rights reserved.

**Fast communication chip**



<span id="page-14-0"></span>[1] 5 V tolerant pad providing digital I/O functions with TTL levels and hysteresis.

<span id="page-14-1"></span>[2] 5 V tolerant pad providing digital I/O functions (with TTL levels and hysteresis) and analog input. When configured as a DAC input, digital section of the pad is disabled.

<span id="page-14-2"></span>[3] 5 V tolerant pad providing digital I/O with TTL levels and hysteresis and analog output function. When configured as the DAC output, digital section of the pad is disabled.

- <span id="page-14-3"></span>[4] Open-drain 5 V tolerant digital I/O pad, compatible with I2C-bus 400 kHz specification. This pad requires an external pull-up to provide output functionality. When power is switched off, this pin connected to the I2C-bus is floating and does not disturb the I2C lines. Open-drain configuration applies to all functions on this pin.
- <span id="page-14-4"></span>[5] Pad provides digital I/O and USB functions (LPC2364/66/68 only). It is designed in accordance with the USB specification, revision 2.0 (Full-speed and Low-speed mode only).

<span id="page-14-5"></span>[6] 5 V tolerant pad with 5 ns glitch filter providing digital I/O functions with TTL levels and hysteresis.

<span id="page-14-6"></span>[7] 5 V tolerant pad with 20 ns glitch filter providing digital I/O function with TTL levels and hysteresis.

<span id="page-14-7"></span>[8] Pad provides special analog functionality.

<span id="page-14-8"></span>[9] Pad provides special analog functionality.

- <span id="page-15-0"></span>[10] Pad provides special analog functionality.
- <span id="page-15-1"></span>[11] Pad provides special analog functionality.
- <span id="page-15-2"></span>[12] Pad provides special analog functionality.
- <span id="page-15-3"></span>[13] Pad provides special analog functionality.

### <span id="page-15-5"></span><span id="page-15-4"></span>**7. Functional description**

#### **7.1 Architectural overview**

The LPC2364/65/66/67/68 microcontroller consists of an ARM7TDMI-S CPU with emulation support, the ARM7 local bus for closely coupled, high-speed access to the majority of on-chip memory, the AMBA AHB interfacing to high-speed on-chip peripherals, and the AMBA APB for connection to other on-chip peripheral functions. The microcontroller permanently configures the ARM7TDMI-S processor for little-endian byte order.

The LPC2364/65/66/67/68 implements two AHB in order to allow the Ethernet block to operate without interference caused by other system activity. The primary AHB, referred to as AHB1, includes the VIC and GPDMA controller.

The second AHB, referred to as AHB2, includes only the Ethernet block and an associated 16 kB SRAM. In addition, a bus bridge is provided that allows the secondary AHB to be a bus master on AHB1, allowing expansion of Ethernet buffer space into off-chip memory or unused space in memory residing on AHB1.

In summary, bus masters with access to AHB1 are the ARM7 itself, the GPDMA function, and the Ethernet block (via the bus bridge from AHB2). Bus masters with access to AHB2 are the ARM7 and the Ethernet block.

AHB peripherals are allocated a 2 MB range of addresses at the very top of the 4 GB ARM memory space. Each AHB peripheral is allocated a 16 kB address space within the AHB address space. Lower speed peripheral functions are connected to the APB. The AHB to APB bridge interfaces the APB to the AHB. APB peripherals are also allocated a 2 MB range of addresses, beginning at the 3.5 GB address point. Each APB peripheral is allocated a 16 kB address space within the APB address space.

The ARM7TDMI-S processor is a general purpose 32-bit microprocessor, which offers high performance and very low power consumption. The ARM architecture is based on Reduced Instruction Set Computer (RISC) principles, and the instruction set and related decode mechanism are much simpler than those of microprogrammed complex instruction set computers. This simplicity results in a high instruction throughput and impressive real-time interrupt response from a small and cost-effective processor core.

Pipeline techniques are employed so that all parts of the processing and memory systems can operate continuously. Typically, while one instruction is being executed, its successor is being decoded, and a third instruction is being fetched from memory.

The ARM7TDMI-S processor also employs a unique architectural strategy known as Thumb, which makes it ideally suited to high-volume applications with memory restrictions, or applications where code density is an issue.

The key idea behind Thumb is that of a super-reduced instruction set. Essentially, the ARM7TDMI-S processor has two instruction sets:

- **•** The standard 32-bit ARM set
- **•** A 16-bit Thumb set

The Thumb set's 16-bit instruction length allows it to approach twice the density of standard ARM code while retaining most of the ARM's performance advantage over a traditional 16-bit processor using 16-bit registers. This is possible because Thumb code operates on the same 32-bit register set as ARM code.

Thumb code is able to provide up to 65 % of the code size of ARM, and 160 % of the performance of an equivalent ARM processor connected to a 16-bit memory system.

### <span id="page-16-0"></span>**7.2 On-chip flash programming memory**

The LPC2364/65/66/67/68 incorporate a 128 kB, 256 kB, and 512 kB flash memory system respectively. This memory may be used for both code and data storage. Programming of the flash memory may be accomplished in several ways. It may be programmed In System via the serial port (UART0). The application program may also erase and/or program the flash while the application is running, allowing a great degree of flexibility for data storage field and firmware upgrades.

The flash memory is 128 bits wide and includes pre-fetching and buffering techniques to allow it to operate at SRAM speeds of 72 MHz.

The LPC2364/65/66/67/68 provides a minimum of 100000 write/erase cycles and 20 years of data retention.

### <span id="page-16-1"></span>**7.3 On-chip SRAM**

The LPC2364/65/66/67/68 include SRAM memory of 8 kB or 32 kB, reserved for the ARM processor exclusive use. This RAM may be used for code and/or data storage and may be accessed as 8 bits, 16 bits, and 32 bits.

A 16 kB SRAM block serving as a buffer for the Ethernet controller and an 8 kB SRAM used by the GPDMA controller or the USB device can be used both for data and code storage. The 2 kB RTC SRAM can be used for data storage only. The RTC SRAM is battery powered and retains the content in the absence of the main power supply.

#### <span id="page-16-2"></span>**7.4 Memory map**

The LPC2364/65/66/67/68 memory map incorporates several distinct regions as shown in [Figure](#page-17-0) 4.

In addition, the CPU interrupt vectors may be remapped to allow them to reside in either flash memory (default), boot ROM, or SRAM (see [Section](#page-33-0) 7.25.6).

#### **Fast communication chip**



#### <span id="page-17-1"></span><span id="page-17-0"></span>**7.5 Interrupt controller**

The ARM processor core has two interrupt inputs called Interrupt Request (IRQ) and Fast Interrupt Request (FIQ). The VIC takes 32 interrupt request inputs which can be programmed as FIQ or vectored IRQ types. The programmable assignment scheme means that priorities of interrupts from the various peripherals can be dynamically assigned and adjusted.

FIQs have the highest priority. If more than one request is assigned to FIQ, the VIC ORs the requests to produce the FIQ signal to the ARM processor. The fastest possible FIQ latency is achieved when only one request is classified as FIQ, because then the FIQ service routine can simply start dealing with that device. But if more than one request is assigned to the FIQ class, the FIQ service routine can read a word from the VIC that identifies which FIQ source(s) is (are) requesting an interrupt.

Vectored IRQs, which include all interrupt requests that are not classified as FIQs, have a programmable interrupt priority. When more than one interrupt is assigned the same priority and occur simultaneously, the one connected to the lowest numbered VIC channel will be serviced first.

The VIC ORs the requests from all of the vectored IRQs to produce the IRQ signal to the ARM processor. The IRQ service routine can start by reading a register from the VIC and jumping to the address supplied by that register.

#### <span id="page-18-0"></span>**7.5.1 Interrupt sources**

Each peripheral device has one interrupt line connected to the VIC but may have several interrupt flags. Individual interrupt flags may also represent more than one interrupt source.

Any pin on PORT0 and PORT2 (total of 42 pins) regardless of the selected function, can be programmed to generate an interrupt on a rising edge, a falling edge, or both. Such interrupt request coming from PORT0 and/or PORT2 will be combined with the EINT3 interrupt requests.

#### <span id="page-18-1"></span>**7.6 Pin connect block**

The pin connect block allows selected pins of the microcontroller to have more than one function. Configuration registers control the multiplexers to allow connection between the pin and the on chip peripherals.

Peripherals should be connected to the appropriate pins prior to being activated and prior to any related interrupt(s) being enabled. Activity of any enabled peripheral function that is not mapped to a related pin should be considered undefined.

### <span id="page-18-2"></span>**7.7 General purpose DMA controller**

The GPDMA is an AMBA AHB compliant peripheral allowing selected LPC2364/65/66/67/68 peripherals to have DMA support.

The GPDMA enables peripheral-to-memory, memory-to-peripheral, peripheral-to-peripheral, and memory-to-memory transactions. Each DMA stream provides unidirectional serial DMA transfers for a single source and destination. For example, a bidirectional port requires one stream for transmit and one for receive. The source and destination areas can each be either a memory region or a peripheral, and can be accessed through the AHB master.

### <span id="page-18-3"></span>**7.7.1 Features**

- **•** Two DMA channels. Each channel can support a unidirectional transfer.
- **•** The GPDMA can transfer data between the 8 kB SRAM and peripherals such as the SD/MMC, two SSP, and I2S interfaces.

- **•** Single DMA and burst DMA request signals. Each peripheral connected to the GPDMA can assert either a burst DMA request or a single DMA request. The DMA burst size is set by programming the GPDMA.
- **•** Memory-to-memory, memory-to-peripheral, peripheral-to-memory, and peripheral-to-peripheral transfers.
- **•** Scatter or gather DMA is supported through the use of linked lists. This means that the source and destination areas do not have to occupy contiguous areas of memory.
- **•** Hardware DMA channel priority. Each DMA channel has a specific hardware priority. DMA channel 0 has the highest priority and channel 1 has the lowest priority. If requests from two channels become active at the same time the channel with the highest priority is serviced first.
- **•** AHB slave DMA programming interface. The GPDMA is programmed by writing to the DMA control registers over the AHB slave interface.
- **•** One AHB master for transferring data. This interface transfers data when a DMA request goes active.
- **•** 32-bit AHB master bus width.
- **•** Incrementing or non-incrementing addressing for source and destination.
- **•** Programmable DMA burst size. The DMA burst size can be programmed to more efficiently transfer data. Usually the burst size is set to half the size of the FIFO in the peripheral.
- **•** Internal four-word FIFO per channel.
- **•** Supports 8-bit, 16-bit, and 32-bit wide transactions.
- **•** An interrupt to the processor can be generated on a DMA completion or when a DMA error has occurred.
- **•** Interrupt masking. The DMA error and DMA terminal count interrupt requests can be masked.
- **•** Raw interrupt status. The DMA error and DMA count raw interrupt status can be read prior to masking.

#### <span id="page-19-0"></span>**7.8 Fast general purpose parallel I/O**

Device pins that are not connected to a specific peripheral function are controlled by the GPIO registers. Pins may be dynamically configured as inputs or outputs. Separate registers allow setting or clearing any number of outputs simultaneously. The value of the output register may be read back as well as the current state of the port pins.

LPC2364/65/66/67/68 use accelerated GPIO functions:

- **•** GPIO registers are relocated to the ARM local bus so that the fastest possible I/O timing can be achieved.
- **•** Mask registers allow treating sets of port bits as a group, leaving other bits unchanged.
- **•** All GPIO registers are byte and half-word addressable.
- **•** Entire port value can be written in one instruction.

Additionally, any pin on PORT0 and PORT2 (total of 42 pins) providing a digital function can be programmed to generate an interrupt on a rising edge, a falling edge, or both. The edge detection is asynchronous, so it may operate when clocks are not present such as during Power-down mode. Each enabled interrupt can be used to wake up the chip from Power-down mode.

#### <span id="page-20-0"></span>**7.8.1 Features**

- **•** Bit level set and clear registers allow a single instruction to set or clear any number of bits in one port.
- **•** Direction control of individual bits.
- **•** All I/O default to inputs after reset.
- Backward compatibility with other earlier devices is maintained with legacy PORT0 and PORT1 registers appearing at the original addresses on the APB.

#### <span id="page-20-1"></span>**7.9 Ethernet**

The Ethernet block contains a full featured 10 Mbit/s or 100 Mbit/s Ethernet MAC designed to provide optimized performance through the use of DMA hardware acceleration. Features include a generous suite of control registers, half or full duplex operation, flow control, control frames, hardware acceleration for transmit retry, receive packet filtering and wake-up on LAN activity. Automatic frame transmission and reception with scatter-gather DMA off-loads many operations from the CPU.

The Ethernet block and the CPU share a dedicated AHB subsystem that is used to access the Ethernet SRAM for Ethernet data, control, and status information. All other AHB traffic in the LPC2364/65/66/67/68 takes place on a different AHB subsystem, effectively separating Ethernet activity from the rest of the system. The Ethernet DMA can also access the USB SRAM if it is not being used by the USB block.

The Ethernet block interfaces between an off-chip Ethernet PHY using the Reduced MII (RMII) protocol and the on-chip Media Independent Interface Management (MIIM) serial bus.

#### <span id="page-20-2"></span>**7.9.1 Features**

- **•** Ethernet standards support:
	- **–** Supports 10 Mbit/s or 100 Mbit/s PHY devices including 10 Base-T, 100 Base-TX, 100 Base-FX, and 100 Base-T4.
	- **–** Fully compliant with IEEE standard 802.3.
	- **–** Fully compliant with 802.3x full duplex flow control and half duplex back pressure.
	- **–** Flexible transmit and receive frame options.
	- **–** Virtual Local Area Network (VLAN) frame support.
- **•** Memory management:
	- **–** Independent transmit and receive buffers memory mapped to shared SRAM.
	- **–** DMA managers with scatter/gather DMA and arrays of frame descriptors.
	- **–** Memory traffic optimized by buffering and pre-fetching.
- **•** Enhanced Ethernet features:
- **–** Receive filtering.
- **–** Multicast and broadcast frame support for both transmit and receive.
- **–** Optional automatic Frame Check Sequence (FCS) insertion with Circular Redundancy Check (CRC) for transmit.
- **–** Selectable automatic transmit frame padding.
- **–** Over-length frame support for both transmit and receive allows any length frames.
- **–** Promiscuous receive mode.
- **–** Automatic collision back-off and frame retransmission.
- **–** Includes power management by clock switching.
- **–** Wake-on-LAN power management support allows system wake-up: using the receive filters or a magic frame detection filter.
- **•** Physical interface:
	- **–** Attachment of external PHY chip through standard RMII interface.
	- **–** PHY register access is available via the MIIM interface.

### <span id="page-21-0"></span>**7.10 USB interface (LPC2364/66/68 only)**

The Universal Serial Bus (USB) is a 4-wire bus that supports communication between a host and a number (127 maximum) of peripherals. The host controller allocates the USB bandwidth to attached devices through a token based protocol. The bus supports hot plugging, unplugging, and dynamic configuration of the devices. All transactions are initiated by the host controller.

#### <span id="page-21-1"></span>**7.10.1 USB device controller**

The device controller enables 12 Mbit/s data exchange with a USB host controller. It consists of register interface, serial interface engine, endpoint buffer memory, and the DMA controller. The serial interface engine decodes the USB data stream and writes data to the appropriate end point buffer memory. The status of a completed USB transfer or error condition is indicated via status registers. An interrupt is also generated if enabled. The DMA controller when enabled transfers data between the endpoint buffer and the USB RAM.

#### <span id="page-21-2"></span>**7.10.2 Features**

- **•** Fully compliant with USB 2.0 specification (full speed).
- **•** Supports 32 physical (16 logical) endpoints with a 4 kB USB endpoint buffer RAM.
- **•** Supports Control, Bulk, Interrupt and Isochronous endpoints.
- **•** Scalable realization of endpoints at run time.
- **•** Endpoint Maximum packet size selection (up to USB maximum specification) by software at run time.
- **•** Supports SoftConnect and GoodLink features.
- **•** While USB is in the Suspend mode, LPC2364/65/66/67/68 can enter one of the reduced power modes and wake up on a USB activity.
- **•** Supports DMA transfers with the DMA RAM of 8 kB on all non-control endpoints.
- **•** Allows dynamic switching between CPU-controlled and DMA modes.

#### LPC2364\_65\_66\_67\_68\_4 **Decay of All rights reserved.** CLPC2364\_65\_66\_67\_68\_4 **@ NXP B.V. 2008. All rights reserved.**

**•** Double buffer implementation for Bulk and Isochronous endpoints.

### <span id="page-22-0"></span>**7.11 CAN controller and acceptance filters (LPC2364/66/68 only)**

The Controller Area Network (CAN) is a serial communications protocol which efficiently supports distributed real-time control with a very high level of security. Its domain of application ranges from high-speed networks to low cost multiplex wiring.

The CAN block is intended to support multiple CAN buses simultaneously, allowing the device to be used as a gateway, switch, or router among a number of CAN buses in industrial or automotive applications.

Each CAN controller has a register structure similar to the NXP SJA1000 and the PeliCAN Library block, but the 8-bit registers of those devices have been combined in 32-bit words to allow simultaneous access in the ARM environment. The main operational difference is that the recognition of received Identifiers, known in CAN terminology as Acceptance Filtering, has been removed from the CAN controllers and centralized in a global Acceptance Filter.

#### <span id="page-22-1"></span>**7.11.1 Features**

- **•** Two CAN controllers and buses.
- **•** Data rates to 1 Mbit/s on each bus.
- **•** 32-bit register and RAM access.
- **•** Compatible with CAN specification 2.0B, ISO 11898-1.
- **•** Global Acceptance Filter recognizes 11-bit and 29-bit receive identifiers for all CAN buses.
- **•** Acceptance Filter can provide FullCAN-style automatic reception for selected Standard Identifiers.
- **•** Full CAN messages can generate interrupts.

### <span id="page-22-2"></span>**7.12 10-bit ADC**

The LPC2364/65/66/67/68 contain one ADC. It is a single 10-bit successive approximation ADC with six channels.

#### <span id="page-22-3"></span>**7.12.1 Features**

- **•** 10-bit successive approximation ADC.
- **•** Input multiplexing among 6 pins.
- **•** Power-down mode.
- Measurement range 0 V to V<sub>i(VREF)</sub>.
- **•** 10-bit conversion time ≥ 2.44 µs.
- **•** Burst conversion mode for single or multiple inputs.
- **•** Optional conversion on transition of input pin or Timer Match signal.
- **•** Individual result registers for each ADC channel to reduce interrupt overhead.

#### <span id="page-23-0"></span>**7.13 10-bit DAC**

The DAC allows the LPC2364/65/66/67/68 to generate a variable analog output. The maximum output value of the DAC is  $V_{i(VREF)}$ .

#### <span id="page-23-1"></span>**7.13.1 Features**

- **•** 10-bit DAC
- **•** Resistor string architecture
- **•** Buffered output
- **•** Power-down mode
- **•** Selectable output drive

#### <span id="page-23-2"></span>**7.14 UARTs**

The LPC2364/65/66/67/68 each contain four UARTs. In addition to standard transmit and receive data lines, UART1 also provides a full modem control handshake interface.

The UARTs include a fractional baud rate generator. Standard baud rates such as 115200 Bd can be achieved with any crystal frequency above 2 MHz.

#### <span id="page-23-3"></span>**7.14.1 Features**

- **•** 16 B Receive and Transmit FIFOs.
- **•** Register locations conform to 16C550 industry standard.
- **•** Receiver FIFO trigger points at 1 B, 4 B, 8 B, and 14 B.
- **•** Built-in fractional baud rate generator covering wide range of baud rates without a need for external crystals of particular values.
- **•** Fractional divider for baud rate control, auto baud capabilities and FIFO control mechanism that enables software flow control implementation.
- **•** UART1 equipped with standard modem interface signals. This module also provides full support for hardware flow control (auto-CTS/RTS).
- **•** UART3 includes an IrDA mode to support infrared communication.

### <span id="page-23-4"></span>**7.15 SPI serial I/O controller**

The LPC2364/65/66/67/68 each contain one SPI controller. SPI is a full duplex serial interface designed to handle multiple masters and slaves connected to a given bus. Only a single master and a single slave can communicate on the interface during a given data transfer. During a data transfer the master always sends 8 bits to 16 bits of data to the slave, and the slave always sends 8 bits to 16 bits of data to the master.

#### <span id="page-23-5"></span>**7.15.1 Features**

- **•** Compliant with SPI specification
- **•** Synchronous, serial, full duplex communication
- **•** Combined SPI master and slave
- **•** Maximum data bit rate of one eighth of the input clock rate
- **•** 8 bits to 16 bits per transfer

#### <span id="page-24-0"></span>**7.16 SSP serial I/O controller**

The LPC2364/65/66/67/68 each contain two SSP controllers. The SSP controller is capable of operation on a SPI, 4-wire SSI, or Microwire bus. It can interact with multiple masters and slaves on the bus. Only a single master and a single slave can communicate on the bus during a given data transfer. The SSP supports full duplex transfers, with frames of 4 bits to 16 bits of data flowing from the master to the slave and from the slave to the master. In practice, often only one of these data flows carries meaningful data.

#### <span id="page-24-1"></span>**7.16.1 Features**

- **•** Compatible with Motorola SPI, 4-wire Texas Instruments SSI, and National Semiconductor Microwire buses
- **•** Synchronous serial communication
- **•** Master or slave operation
- **•** 8-frame FIFOs for both transmit and receive
- **•** 4-bit to 16-bit frame
- **•** DMA transfers supported by GPDMA

#### <span id="page-24-2"></span>**7.17 SD/MMC card interface (LPC2367/68 only)**

The Secure Digital and Multimedia Card Interface (MCI) allows access to external SD memory cards. The SD card interface conforms to the SD Multimedia Card Specification Version 2.11

#### <span id="page-24-3"></span>**7.17.1 Features**

- **•** The MCI interface provides all functions specific to the SD/MMC memory card. These include the clock generation unit, power management control, and command and data transfer.
- **•** Conforms to Multimedia Card Specification v2.11.
- **•** Conforms to Secure Digital Memory Card Physical Layer Specification, v0.96.
- **•** Can be used as a multimedia card bus or a secure digital memory card bus host. The SD/MMC can be connected to several multimedia cards or a single secure digital memory card.
- **•** DMA supported through the GPDMA controller.

### <span id="page-24-4"></span>**7.18 I2C-bus serial I/O controllers**

The LPC2364/65/66/67/68 each contain three I<sup>2</sup>C-bus controllers.

The I<sup>2</sup>C-bus is bidirectional, for inter-IC control using only two wires: a serial clock line (SCL), and a serial data line (SDA). Each device is recognized by a unique address and can operate as either a receiver-only device (e.g., an LCD driver) or a transmitter with the capability to both receive and send information (such as memory). Transmitters and/or receivers can operate in either master or slave mode, depending on whether the chip has to initiate a data transfer or is only addressed. The  $I<sup>2</sup>C$  is a multi-master bus, it can be controlled by more than one bus master connected to it.

The I2C-bus implemented in LPC2364/65/66/67/68 supports bit rates up to 400 kbit/s  $(Fast I<sup>2</sup>C-bus).$ 

#### <span id="page-25-0"></span>**7.18.1 Features**

- **•** I 2C0 is a standard I2C compliant bus interface with open-drain pins.
- **•** I 2C1 and I2C2 use standard I/O pins and do not support powering off of individual devices connected to the same bus lines.
- **•** Easy to configure as master, slave, or master/slave.
- **•** Programmable clocks allow versatile rate control.
- **•** Bidirectional data transfer between masters and slaves.
- **•** Multi-master bus (no central master).
- **•** Arbitration between simultaneously transmitting masters without corruption of serial data on the bus.
- **•** Serial clock synchronization allows devices with different bit rates to communicate via one serial bus.
- **•** Serial clock synchronization can be used as a handshake mechanism to suspend and resume serial transfer.
- **•** The I2C-bus can be used for test and diagnostic purposes.

### <span id="page-25-1"></span>**7.19 I2S-bus serial I/O controllers**

The I2S-bus provides a standard communication interface for digital audio applications.

The PS-bus specification defines a 3-wire serial bus using one data line, one clock line, and one word select signal. The basic I2S connection has one master, which is always the master, and one slave. The I2S interface on the LPC2364/65/66/67/68 provides a separate transmit and receive channel, each of which can operate as either a master or a slave.

#### <span id="page-25-2"></span>**7.19.1 Features**

- **•** The interface has separate input/output channels each of which can operate in master or slave mode.
- **•** Capable of handling 8-bit, 16-bit, and 32-bit word sizes.
- **•** Mono and stereo audio data supported.
- **•** The sampling frequency can range from 16 kHz to 48 kHz (16, 22.05, 32, 44.1, 48) kHz.
- Configurable word select period in master mode (separately for I<sup>2</sup>S input and output).
- **•** Two 8-word FIFO data buffers are provided, one for transmit and one for receive.
- **•** Generates interrupt requests when buffer levels cross a programmable boundary.
- **•** Two DMA requests, controlled by programmable buffer levels. These are connected to the GPDMA block.
- Controls include reset, stop and mute options separately for I<sup>2</sup>S input and I<sup>2</sup>S output.

#### <span id="page-26-0"></span>**7.20 General purpose 32-bit timers/external event counters**

The LPC2364/65/66/67/68 include four 32-bit Timer/Counters. The Timer/Counter is designed to count cycles of the system derived clock or an externally-supplied clock. It can optionally generate interrupts or perform other actions at specified timer values, based on four match registers. The Timer/Counter also includes two capture inputs to trap the timer value when an input signal transitions, optionally generating an interrupt.

#### <span id="page-26-1"></span>**7.20.1 Features**

- **•** A 32-bit Timer/Counter with a programmable 32-bit prescaler.
- **•** Counter or Timer operation.
- **•** Two 32-bit capture channels per timer, that can take a snapshot of the timer value when an input signal transitions. A capture event may also generate an interrupt.
- **•** Four 32-bit match registers that allow:
	- **–** Continuous operation with optional interrupt generation on match.
	- **–** Stop timer on match with optional interrupt generation.
	- **–** Reset timer on match with optional interrupt generation.
- **•** Up to four external outputs corresponding to match registers, with the following capabilities:
	- **–** Set LOW on match.
	- **–** Set HIGH on match.
	- **–** Toggle on match.
	- **–** Do nothing on match.

#### <span id="page-26-2"></span>**7.21 Pulse width modulator**

The PWM is based on the standard Timer block and inherits all of its features, although only the PWM function is pinned out on the LPC2364/65/66/67/68. The Timer is designed to count cycles of the system derived clock and optionally switch pins, generate interrupts or perform other actions when specified timer values occur, based on seven match registers. The PWM function is in addition to these features, and is based on match register events.

The ability to separately control rising and falling edge locations allows the PWM to be used for more applications. For instance, multi-phase motor control typically requires three non-overlapping PWM outputs with individual control of all three pulse widths and positions.

Two match registers can be used to provide a single edge controlled PWM output. One match register (PWMMR0) controls the PWM cycle rate, by resetting the count upon match. The other match register controls the PWM edge position. Additional single edge controlled PWM outputs require only one match register each, since the repetition rate is the same for all PWM outputs. Multiple single edge controlled PWM outputs will all have a rising edge at the beginning of each PWM cycle, when an PWMMR0 match occurs.

Three match registers can be used to provide a PWM output with both edges controlled. Again, the PWMMR0 match register controls the PWM cycle rate. The other match registers control the two PWM edge positions. Additional double edge controlled PWM outputs require only two match registers each, since the repetition rate is the same for all PWM outputs.

With double edge controlled PWM outputs, specific match registers control the rising and falling edge of the output. This allows both positive going PWM pulses (when the rising edge occurs prior to the falling edge), and negative going PWM pulses (when the falling edge occurs prior to the rising edge).

#### <span id="page-27-0"></span>**7.21.1 Features**

- **•** LPC2364/65/66/67/68 has one PWM block with Counter or Timer operation (may use the peripheral clock or one of the capture inputs as the clock source).
- **•** Seven match registers allow up to 6 single edge controlled or 3 double edge controlled PWM outputs, or a mix of both types. The match registers also allow:
	- **–** Continuous operation with optional interrupt generation on match.
	- **–** Stop timer on match with optional interrupt generation.
	- **–** Reset timer on match with optional interrupt generation.
- **•** Supports single edge controlled and/or double edge controlled PWM outputs. Single edge controlled PWM outputs all go high at the beginning of each cycle unless the output is a constant low. Double edge controlled PWM outputs can have either edge occur at any position within a cycle. This allows for both positive going and negative going pulses.
- **•** Pulse period and width can be any number of timer counts. This allows complete flexibility in the trade-off between resolution and repetition rate. All PWM outputs will occur at the same repetition rate.
- **•** Double edge controlled PWM outputs can be programmed to be either positive going or negative going pulses.
- **•** Match register updates are synchronized with pulse outputs to prevent generation of erroneous pulses. Software must 'release' new match values before they can become effective.
- **•** May be used as a standard timer if the PWM mode is not enabled.
- **•** A 32-bit Timer/Counter with a programmable 32-bit Prescaler.

#### <span id="page-27-1"></span>**7.22 Watchdog timer**

The purpose of the watchdog is to reset the microcontroller within a reasonable amount of time if it enters an erroneous state. When enabled, the watchdog will generate a system reset if the user program fails to 'feed' (or reload) the watchdog within a predetermined amount of time.

#### <span id="page-27-2"></span>**7.22.1 Features**

- **•** Internally resets chip if not periodically reloaded.
- **•** Debug mode.
- **•** Enabled by software but requires a hardware reset or a watchdog reset/interrupt to be disabled.
- **•** Incorrect/Incomplete feed sequence causes reset/interrupt if enabled.
- **•** Flag to indicate watchdog reset.
- **•** Programmable 32-bit timer with internal prescaler.
- Selectable time period from  $(T_{\text{cv(WDCLK)}} \times 256 \times 4)$  to  $(T_{\text{cv(WDCLK)}} \times 2^{32} \times 4)$  in multiples of  $T_{\text{cv(WDCLK)}} \times 4$ .
- **•** The Watchdog Clock (WDCLK) source can be selected from the RTC clock, the Internal RC oscillator (IRC), or the APB peripheral clock. This gives a wide range of potential timing choices of Watchdog operation under different power reduction conditions. It also provides the ability to run the WDT from an entirely internal source that is not dependent on an external crystal and its associated components and wiring, for increased reliability.

#### <span id="page-28-0"></span>**7.23 RTC and battery RAM**

The RTC is a set of counters for measuring time when system power is on, and optionally when it is off. It uses little power in Power-down mode. On the LPC2364/65/66/67/68, the RTC can be clocked by a separate 32.768 kHz oscillator, or by a programmable prescale divider based on the APB clock. Also, the RTC is powered by its own power supply pin, VBAT, which can be connected to a battery or to the same 3.3 V supply used by the rest of the device.

The VBAT pin supplies power only to the RTC and the battery RAM. These two functions require a minimum of power to operate, which can be supplied by an external battery.

#### <span id="page-28-1"></span>**7.23.1 Features**

- **•** Measures the passage of time to maintain a calendar and clock.
- **•** Ultra low power design to support battery powered systems.
- **•** Provides Seconds, Minutes, Hours, Day of Month, Month, Year, Day of Week, and Day of Year.
- **•** Dedicated 32 kHz oscillator or programmable prescaler from APB clock.
- **•** Dedicated power supply pin can be connected to a battery or to the main 3.3 V.
- **•** Periodic interrupts can be generated from increments of any field of the time registers, and selected fractional second values.
- **•** 2 kB data SRAM powered by VBAT.
- **•** RTC and battery RAM power supply is isolated from the rest of the chip.

#### **7.24 Clocking and power control**

#### <span id="page-28-3"></span><span id="page-28-2"></span>**7.24.1 Crystal oscillators**

The LPC2364/65/66/67/68 includes three independent oscillators. These are the Main Oscillator, the Internal RC oscillator, and the RTC oscillator. Each oscillator can be used for more than one purpose as required in a particular application. Any of the three clock sources can be chosen by software to drive the PLL and ultimately the CPU.

Following reset, the LPC2364/65/66/67/68 will operate from the Internal RC oscillator until switched by software. This allows systems to operate without any external crystal and the bootloader code to operate at a known frequency.

#### <span id="page-29-2"></span>**7.24.1.1 Internal RC oscillator**

The IRC may be used as the clock source for the WDT, and/or as the clock that drives the PLL and subsequently the CPU. The nominal IRC frequency is 4 MHz. The IRC is trimmed to 1 % accuracy.

Upon power-up or any chip reset, the LPC2364/65/66/67/68 uses the IRC as the clock source. Software may later switch to one of the other available clock sources.

#### <span id="page-29-3"></span>**7.24.1.2 Main oscillator**

The main oscillator can be used as the clock source for the CPU, with or without using the PLL. The main oscillator operates at frequencies of 1 MHz to 24 MHz. This frequency can be boosted to a higher frequency, up to the maximum CPU operating frequency, by the PLL. The clock selected as the PLL input is PLLCLKIN. The ARM processor clock frequency is referred to as CCLK elsewhere in this document. The frequencies of PLLCLKIN and CCLK are the same value unless the PLL is active and connected. The clock frequency for each peripheral can be selected individually and is referred to as PCLK. Refer to [Section](#page-29-0) 7.24.2 for additional information.

#### <span id="page-29-4"></span>**7.24.1.3 RTC oscillator**

The RTC oscillator can be used as the clock source for the RTC and/or the WDT. Also, the RTC oscillator can be used to drive the PLL and the CPU.

#### <span id="page-29-0"></span>**7.24.2 PLL**

The PLL accepts an input clock frequency in the range of 32 kHz to 50 MHz. The input frequency is multiplied up to a high frequency, then divided down to provide the actual clock used by the CPU and the USB block. The USB block is available in LPC2364/66/68 only.

The PLL input, in the range of 32 kHz to 50 MHz, may initially be divided down by a value 'N', which may be in the range of 1 to 256. This input division provides a wide range of output frequencies from the same input frequency.

Following the PLL input divider is the PLL multiplier. This can multiply the input divider output through the use of a Current Controlled Oscillator (CCO) by a value 'M', in the range of 1 through 32768. The resulting frequency must be in the range of 275 MHz to 550 MHz. The multiplier works by dividing the CCO output by the value of M, then using a phase-frequency detector to compare the divided CCO output to the multiplier input. The error value is used to adiust the CCO frequency.

The PLL is turned off and bypassed following a chip Reset and by entering Power-down mode. PLL is enabled by software only. The program must configure and activate the PLL, wait for the PLL to Lock, then connect to the PLL as a clock source.

#### <span id="page-29-1"></span>**7.24.3 Wake-up timer**

The LPC2364/65/66/67/68 begins operation at power-up and when awakened from Power-down mode by using the 4 MHz IRC oscillator as the clock source. This allows chip operation to resume quickly. If the main oscillator or the PLL is needed by the application, software will need to enable these features and wait for them to stabilize before they are used as a clock source.

When the main oscillator is initially activated, the wake-up timer allows software to ensure that the main oscillator is fully functional before the processor uses it as a clock source and starts to execute instructions. This is important at power on, all types of Reset, and whenever any of the aforementioned functions are turned off for any reason. Since the oscillator and other functions are turned off during Power-down mode, any wake-up of the processor from Power-down mode makes use of the wake-up Timer.

The Wake-up Timer monitors the crystal oscillator to check whether it is safe to begin code execution. When power is applied to the chip, or when some event caused the chip to exit Power-down mode, some time is required for the oscillator to produce a signal of sufficient amplitude to drive the clock logic. The amount of time depends on many factors, including the rate of  $V_{DD(3V3)}$  ramp (in the case of power on), the type of crystal and its electrical characteristics (if a quartz crystal is used), as well as any other external circuitry (e.g., capacitors), and the characteristics of the oscillator itself under the existing ambient conditions.

#### <span id="page-30-0"></span>**7.24.4 Power control**

The LPC2364/65/66/67/68 supports a variety of power control features. There are three special modes of processor power reduction: Idle mode, Sleep mode, and Power-down mode. The CPU clock rate may also be controlled as needed by changing clock sources, reconfiguring PLL values, and/or altering the CPU clock divider value. This allows a trade-off of power versus processing speed based on application requirements. In addition, Peripheral Power Control allows shutting down the clocks to individual on-chip peripherals, allowing fine tuning of power consumption by eliminating all dynamic power use in any peripherals that are not required for the application. Each of the peripherals has its own clock divider which provides even better power control.

The LPC2364/65/66/67/68 also implements a separate power domain in order to allow turning off power to the bulk of the device while maintaining operation of the RTC and a small SRAM, referred to as the battery RAM.

#### <span id="page-30-1"></span>**7.24.4.1 Idle mode**

In Idle mode, execution of instructions is suspended until either a Reset or interrupt occurs. Peripheral functions continue operation during Idle mode and may generate interrupts to cause the processor to resume execution. Idle mode eliminates dynamic power used by the processor itself, memory systems and related controllers, and internal buses.

#### <span id="page-30-2"></span>**7.24.4.2 Sleep mode**

In Sleep mode, the oscillator is shut down and the chip receives no internal clocks. The processor state and registers, peripheral registers, and internal SRAM values are preserved throughout Sleep mode and the logic levels of chip pins remain static. The output of the IRC is disabled but the IRC is not powered down for a fast wake-up later. The 32 kHz RTC oscillator is not stopped because the RTC interrupts may be used as the wake-up source. The PLL is automatically turned off and disconnected. The CCLK and USB clock dividers automatically get reset to zero.

The Sleep mode can be terminated and normal operation resumed by either a Reset or certain specific interrupts that are able to function without clocks. Since all dynamic operation of the chip is suspended, Sleep mode reduces chip power consumption to a very low value. The flash memory is left on in Sleep mode, allowing a very quick wake-up.

On the wake-up of Sleep mode, if the IRC was used before entering Sleep mode, the code execution and peripherals activities will resume after 4 cycles expire. If the main external oscillator was used, the code execution will resume when 4096 cycles expire.

The customers need to reconfigure the PLL and clock dividers accordingly.

#### <span id="page-31-0"></span>**7.24.4.3 Power-down mode**

Power-down mode does everything that Sleep mode does, but also turns off the IRC oscillator and the flash memory. This saves more power, but requires waiting for resumption of flash operation before execution of code or data access in the flash memory can be accomplished.

On the wake-up of Power-down mode, if the IRC was used before entering Power-down mode, it will take IRC 60 us to start-up. After this 4 IRC cycles will expire before the code execution can then be resumed if the code was running from SRAM. In the meantime, the flash wake-up timer then counts 4 MHz IRC clock cycles to make the 100 us flash start-up time. When it times out, access to the flash will be allowed. The customers need to reconfigure the PLL and clock dividers accordingly.

#### <span id="page-31-1"></span>**7.24.4.4 Power domains**

The LPC2364/65/66/67/68 provides two independent power domains that allow the bulk of the device to have power removed while maintaining operation of the RTC and the battery RAM.

On the LPC2364/65/66/67/68, I/O pads are powered by the 3.3 V ( $V_{DD(3V3)}$ ) pins, while the  $V_{DD(DCDC)(3V3)}$  pin powers the on-chip DC-to-DC converter which in turn provides power to the CPU and most of the peripherals.

Depending on the LPC2364/65/66/67/68 application, a design can use two power options to manage power consumption.

The first option assumes that power consumption is not a concern and the design ties the  $V_{DD}(3V3)$  and  $V_{DD(DCDC)(3V3)}$  pins together. This approach requires only one 3.3 V power supply for both pads, the CPU, and peripherals. While this solution is simple, it does not support powering down the I/O pad ring "on the fly" while keeping the CPU and peripherals alive.

The second option uses two power supplies; a 3.3 V supply for the I/O pads ( $V_{DD(3\vee3)}$ ) and a dedicated 3.3 V supply for the CPU ( $V_{DD(DCDC)(3V3)}$ ). Having the on-chip DC-to-DC converter powered independently from the I/O pad ring enables shutting down of the I/O pad power supply "on the fly", while the CPU and peripherals stay active.

The VBAT pin supplies power only to the RTC and the battery RAM. These two functions require a minimum of power to operate, which can be supplied by an external battery. When the CPU and the rest of chip functions are stopped and power removed, the RTC can supply an alarm output that may be used by external hardware to restore chip power and resume operation.

### <span id="page-32-0"></span>**7.25 System control**

#### <span id="page-32-1"></span>**7.25.1 Reset**

Reset has four sources on the LPC2364/65/66/67/68: the RESET pin, the Watchdog reset, power-on reset, and the BrownOut Detection (BOD) circuit. The RESET pin is a Schmitt trigger input pin. Assertion of chip Reset by any source, once the operating voltage attains a usable level, starts the Wake-up timer (see description in [Section](#page-29-1) 7.24.3 ["Wake-up timer"](#page-29-1)), causing reset to remain asserted until the external Reset is de-asserted, the oscillator is running, a fixed number of clocks have passed, and the flash controller has completed its initialization.

When the internal Reset is removed, the processor begins executing at address 0, which is initially the Reset vector mapped from the Boot Block. At that point, all of the processor and peripheral registers have been initialized to predetermined values.

#### <span id="page-32-2"></span>**7.25.2 Brownout detection**

The LPC2364/65/66/67/68 includes 2-stage monitoring of the voltage on the  $V_{DD(3\vee3)}$  pins. If this voltage falls below 2.95 V, the BOD asserts an interrupt signal to the Vectored Interrupt Controller. This signal can be enabled for interrupt in the Interrupt Enable Register in the VIC in order to cause a CPU interrupt; if not, software can monitor the signal by reading a dedicated status register.

The second stage of low-voltage detection asserts Reset to inactivate the LPC2364/65/66/67/68 when the voltage on the  $V_{DD(3V3)}$  pins falls below 2.65 V. This Reset prevents alteration of the flash as operation of the various elements of the chip would otherwise become unreliable due to low voltage. The BOD circuit maintains this reset down below 1 V, at which point the power-on reset circuitry maintains the overall Reset.

Both the 2.95 V and 2.65 V thresholds include some hysteresis. In normal operation, this hysteresis allows the 2.95 V detection to reliably interrupt, or a regularly executed event loop to sense the condition.

#### <span id="page-32-3"></span>**7.25.3 Code security (Code Read Protection - CRP)**

This feature of the LPC2364/65/66/67/68 allows user to enable different levels of security in the system so that access to the on-chip flash and use of the JTAG and ISP can be restricted. When needed, CRP is invoked by programming a specific pattern into a dedicated flash location. IAP commands are not affected by the CRP.

There are three levels of the Code Read Protection.

CRP1 disables access to chip via the JTAG and allows partial flash update (excluding flash sector 0) using a limited set of the ISP commands. This mode is useful when CRP is required and flash field updates are needed but all sectors can not be erased.

CRP2 disables access to chip via the JTAG and only allows full flash erase and update using a reduced set of the ISP commands.

Running an application with level CRP3 selected fully disables any access to chip via the JTAG pins and the ISP. This mode effectively disables ISP override using P2[10] pin, too. It is up to the user's application to provide (if needed) flash update mechanism using IAP calls or call reinvoke ISP command to enable flash update via UART0.

**Fast communication chip**

**CAUTION**



If level three Code Read Protection (CRP3) is selected, no future factory testing can be performed on the device.

#### <span id="page-33-1"></span>**7.25.4 AHB**

The LPC2364/65/66/67/68 implements two AHB in order to allow the Ethernet block to operate without interference caused by other system activity. The primary AHB, referred to as AHB1, includes the Vectored Interrupt Controller, GPDMA controller, USB interface, and 8 kB SRAM primarily intended for use by the USB. The USB interface is available on LPC2364/66/68 only.

The second AHB, referred to as AHB2, includes only the Ethernet block and an associated 16 kB SRAM. In addition, a bus bridge is provided that allows the secondary AHB to be a bus master on AHB1, allowing expansion of Ethernet buffer space into unused space in memory residing on AHB1.

In summary, bus masters with access to AHB1 are the ARM7 itself, the USB block, the GPDMA function, and the Ethernet block (via the bus bridge from AHB2). Bus masters with access to AHB2 are the ARM7 and the Ethernet block.

#### <span id="page-33-2"></span>**7.25.5 External interrupt inputs**

The LPC2364/65/66/67/68 include up to 46 edge sensitive interrupt inputs combined with up to four level sensitive external interrupt inputs as selectable pin functions. The external interrupt inputs can optionally be used to wake up the processor from Power-down mode.

#### <span id="page-33-0"></span>**7.25.6 Memory mapping control**

The memory mapping control alters the mapping of the interrupt vectors that appear at the beginning at address 0x0000 0000. Vectors may be mapped to the bottom of the Boot ROM or the SRAM. This allows code running in different memory spaces to have control of the interrupts.

### <span id="page-33-3"></span>**7.26 Emulation and debugging**

The LPC2364/65/66/67/68 support emulation and debugging via a JTAG serial port. A trace port allows tracing program execution. Debugging and trace functions are multiplexed only with GPIOs on P2[0] to P2[9]. This means that all communication, timer, and interface peripherals residing on other pins are available during the development and debugging phase as they are when the application is run in the embedded system itself.

#### <span id="page-33-4"></span>**7.26.1 EmbeddedICE**

The EmbeddedICE logic provides on-chip debug support. The debugging of the target system requires a host computer running the debugger software and an EmbeddedICE protocol convertor. The EmbeddedICE protocol convertor converts the Remote Debug Protocol commands to the JTAG data needed to access the ARM7TDMI-S core present on the target system.

The ARM core has a Debug Communication Channel (DCC) function built-in. The DCC allows a program running on the target to communicate with the host debugger or another separate host without stopping the program flow or even entering the debug state. The DCC is accessed as a co-processor 14 by the program running on the ARM7TDMI-S core. The DCC allows the JTAG port to be used for sending and receiving data without affecting the normal program flow. The DCC data and control registers are mapped in to addresses in the EmbeddedICE logic.

The JTAG clock (TCK) must be slower than  $\frac{1}{6}$  of the CPU clock (CCLK) for the JTAG interface to operate.

#### <span id="page-34-0"></span>**7.26.2 Embedded trace**

Since the LPC2364/65/66/67/68 have significant amounts of on-chip memories, it is not possible to determine how the processor core is operating simply by observing the external pins. The ETM provides real-time trace capability for deeply embedded processor cores. It outputs information about processor execution to a trace port. A software debugger allows configuration of the ETM using a JTAG interface and displays the trace information that has been captured.

The ETM is connected directly to the ARM core and not to the main AMBA system bus. It compresses the trace information and exports it through a narrow trace port. An external Trace Port Analyzer captures the trace information under software debugger control. The trace port can broadcast the Instruction trace information. Instruction trace (or PC trace) shows the flow of execution of the processor and provides a list of all the instructions that were executed. Instruction trace is significantly compressed by only broadcasting branch addresses as well as a set of status signals that indicate the pipeline status on a cycle by cycle basis. Trace information generation can be controlled by selecting the trigger resource. Trigger resources include address comparators, counters and sequencers. Since trace information is compressed the software debugger requires a static image of the code being executed. Self-modifying code can not be traced because of this restriction.

#### <span id="page-34-1"></span>**7.26.3 RealMonitor**

RealMonitor is a configurable software module, developed by ARM Inc., which enables real-time debug. It is a lightweight debug monitor that runs in the background while users debug their foreground application. It communicates with the host using the DCC, which is present in the EmbeddedICE logic. The LPC2364/65/66/67/68 contain a specific configuration of RealMonitor software programmed into the on-chip ROM memory.

**Fast communication chip**

### <span id="page-35-6"></span>**8. Limiting values**

#### **Table 5. Limiting values**

In accordance with the Absolute Maximum Rating System (IEC 60134).[\[1\]](#page-35-0)



<span id="page-35-0"></span>[1] The following applies to the limiting values:

a) This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum.

b) Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to  $V_{SS}$  unless otherwise noted.

<span id="page-35-1"></span>[2] Including voltage on outputs in 3-state mode.

<span id="page-35-2"></span>[3] Not to exceed 4.6 V.

<span id="page-35-3"></span>[4] The peak current is limited to 25 times the corresponding maximum current.

<span id="page-35-4"></span>[5] Dependent on package type.

<span id="page-35-5"></span>[6] Human body model: equivalent to discharging a 100 pF capacitor through a 1.5 kΩ series resistor.

**Fast communication chip**

## <span id="page-36-0"></span>**9. Static characteristics**

#### **Table 6. Static characteristics**

 $T_{amb}$  = -40 °C to +85 °C for commercial applications, unless otherwise specified.



### **Fast communication chip**

#### **Table 6. Static characteristics** …continued

 $T_{amb}$  = −40 °C to +85 °C for commercial applications, unless otherwise specified.



**Fast communication chip**



#### **Table 6. Static characteristics** …continued

 $T_{\text{amb}} = -40 \degree C$  to +85 °C for commercial applications, unless otherwise specified.

<span id="page-38-0"></span>[1] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.

<span id="page-38-1"></span>[2] The RTC typically fails when  $V_{i(VBAT)}$  drops below 1.6 V.

<span id="page-38-2"></span>[3] Including voltage on outputs in 3-state mode.

<span id="page-38-3"></span>[4]  $V_{DD(3V3)}$  supply voltages must be present.

<span id="page-38-4"></span>[5] 3-state outputs go into 3-state mode when  $V_{DD(3V3)}$  is grounded.

<span id="page-38-5"></span>[6] Accounts for 100 mV voltage drop in all supply lines.

<span id="page-38-6"></span>[7] Only allowed for a short time period.

<span id="page-38-7"></span>[8] Minimum condition for  $V_1 = 4.5$  V, maximum condition for  $V_1 = 5.5$  V.

<span id="page-38-8"></span>[9] On pin VBAT.

<span id="page-38-9"></span>[10] To  $V_{SS}$ .

<span id="page-38-10"></span>[11] Includes external resistors of 18  $\Omega \pm 1$  % on D+ and D-.

**Fast communication chip**



#### **Table 7. ADC static characteristics**

<span id="page-39-0"></span>[1] Conditions:  $V_{SSA} = 0$  V,  $V_{DDA} = 3.3$  V.

<span id="page-39-1"></span>[2] The ADC is monotonic, there are no missing codes.

<span id="page-39-2"></span>[3] The differential linearity error  $(E_D)$  is the difference between the actual step width and the ideal step width. See [Figure](#page-40-0) 5.

<span id="page-39-3"></span>[4] The integral non-linearity ( $E_{L(adj)}$ ) is the peak difference between the center of the steps of the actual and the ideal transfer curve after appropriate adjustment of gain and offset errors. See [Figure](#page-40-0) 5.

<span id="page-39-4"></span>[5] The offset error  $(E_0)$  is the absolute difference between the straight line which fits the actual curve and the straight line which fits the ideal curve. See [Figure](#page-40-0) 5.

<span id="page-39-5"></span>[6] The gain error  $(E_G)$  is the relative difference in percent between the straight line fitting the actual transfer curve after removing offset error, and the straight line which fits the ideal transfer curve. See [Figure](#page-40-0) 5.

<span id="page-39-6"></span>[7] The absolute error  $(E_T)$  is the maximum difference between the center of the steps of the actual transfer curve of the non-calibrated ADC and the ideal transfer curve. See [Figure](#page-40-0) 5.

<span id="page-39-7"></span>[8] See [Figure](#page-41-0) 6.

**Fast communication chip**

<span id="page-40-0"></span>

**Fast communication chip**

<span id="page-41-0"></span>

**Fast communication chip**

### <span id="page-42-4"></span>**10. Dynamic characteristics**

#### **Table 8. Dynamic characteristics of USB pins (full-speed) (LPC2364/66/68 only)**

 $C_L$  = 50 pF;  $R_{\text{pu}}$  = 1.5 k $\Omega$  on D+ to  $V_{DD/3V3}$ , unless otherwise specified.



<span id="page-42-0"></span>[1] Characterized but not implemented as production test. Guaranteed by design.

#### **Table 9. Dynamic characteristics**

 $T_{amb} = -40 \degree C$  to +85 °C for commercial applications;  $V_{DD(3V3)}$  over specified ranges.<sup>[\[1\]](#page-42-1)</sup>



<span id="page-42-1"></span>[1] Parameters are valid over operating temperature range unless otherwise specified.

<span id="page-42-2"></span>[2] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.

<span id="page-42-3"></span>[3] Bus capacitance  $C_b$  in pF, from 10 pF to 400 pF.

**Fast communication chip**

### **10.1 Timing**

<span id="page-43-2"></span>

## <span id="page-43-0"></span>**Fig 8. Differential data-to-EOP transition skew and EOP width**

<span id="page-43-1"></span>

**Fast communication chip**

## <span id="page-44-0"></span>**11. Application information**

<span id="page-44-1"></span>

### **11.1 Suggested USB interface solutions (LPC2364/66/68 only)**



**Fast communication chip**

### <span id="page-45-0"></span>**12. Package outline**



### **Fig 12. Package outline SOT407-1 (LQFP100)**

**Fast communication chip**



**Fig 13. Package outline SOT926-1 (TFBGA100)**

LPC2364\_65\_66\_67\_68\_4 © NXP B.V. 2008. All rights reserved.

**Fast communication chip**

## <span id="page-47-0"></span>**13. Abbreviations**



**Fast communication chip**

## <span id="page-48-0"></span>**14. Revision history**



## <span id="page-49-0"></span>**15. Legal information**

### <span id="page-49-1"></span>**15.1 Data sheet status**



[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <http://www.nxp.com>.

### <span id="page-49-2"></span>**15.2 Definitions**

**Draft —** The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

**Short data sheet —** A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

### <span id="page-49-3"></span>**15.3 Disclaimers**

**General —** Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

**Right to make changes —** NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use - NXP** Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental

#### damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications —** Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

**Limiting values —** Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Terms and conditions of sale —** NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <http://www.nxp.com/profile/terms>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license —** Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

### <span id="page-49-4"></span>**15.4 Trademarks**

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

**I 2C-bus —** logo is a trademark of NXP B.V.

**SoftConnect —** is a trademark of NXP B.V.

**GoodLink —** is a trademark of NXP B.V.

### <span id="page-49-5"></span>**16. Contact information**

For more information, please visit: **http://www.nxp.com**

For sales office addresses, please send an email to: **salesaddresses@nxp.com**

**Fast communication chip**

### <span id="page-50-0"></span>**17. Contents**





#### **continued >>**



**Fast communication chip**



Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

**© NXP B.V. 2008. All rights reserved.**



**Date of release: 17 April 2008 Document identifier: LPC2364\_65\_66\_67\_68\_4**

